# An Energy-Efficient Comparator With Dynamic Floating Inverter Amplifier

Xiyuan Tang<sup>®</sup>, Member, IEEE, Linxiao Shen<sup>®</sup>, Student Member, IEEE, Begum Kasap, Student Member, IEEE, Xiangxing Yang<sup>®</sup>, Student Member, IEEE, Wei Shi, Student Member, IEEE, Abhishek Mukherjee<sup>®</sup>, Student Member, IEEE, David Z. Pan<sup>®</sup>, Fellow, IEEE, and Nan Sun, Senior Member, IEEE

Abstract—This article presents an energy-efficient comparator design. The pre-amplifier adopts an inverter-based input pair powered by a floating reservoir capacitor; it realizes both current reuse and dynamic bias, thereby significantly boosting  $g_m/I_D$  and reducing noise. Moreover, it greatly reduces the influence of the process corner and the input common-mode voltage on the comparator performance, including noise, offset, and delay. A prototype comparator in 180 nm achieves  $46-\mu V$  input-referred noise while consuming only 1 pJ per comparison under a 1.2-V supply. This represents greater than seven-time energy efficiency boost compared with a strong-arm (SA) latch. It achieves the highest reported comparator energy efficiency to the best of our knowledge.

*Index Terms*—Common-mode rejection, dynamic biasing, dynamic comparator, energy efficient, latch-type comparator, low-noise, strong-arm (SA).

#### I. INTRODUCTION

**▼**OMPARATORS bridge the physical and digital worlds, as they perform the core operation of an analog-to-digital converter (ADC). In various applications, such as ubiquitous sensing and biomedical implants, a low-power and low-noise ADC is critical. As the technology scales down, the ADC power efficiency is significantly improved. Successiveapproximation-register (SAR) ADCs especially benefit from its mostly digital architecture and achieve extremely low energy consumption [1]–[4]. The comparator becomes one of the major power contributors, since it is bounded by the thermal noise requirement. In addition to the power efficiency, another critical requirement raised for the comparator is input common-mode insensitivity. In the sensor-node applications, environmental interferences may cause a common-mode disturbance. In addition, advanced switching schemes in the SAR ADCs [5]-[7] also cause common-mode voltage variation. The performance of conventional dynamic comparators,

Manuscript received August 22, 2019; revised November 13, 2019 and December 14, 2019; accepted December 14, 2019. This article was approved by Guest Editor Brian Ginsburg. This work was supported by NSF under Grant 1704758. (Corresponding author: Linxiao Shen.)

X. Tang, L. Shen, X. Yang, W. Shi, A. Mukherjee, D. Z. Pan, and N. Sun are with the Department of Electrical and Computer Engineering, The University of Texas at Austin, Austin, TX 78712 USA (e-mail: xitang@utexas.edu; lynn.shenlx@utexas.edu; nansun@mail.utexas.edu).

B. Kasap is with the Department of Electrical and Computer Engineering, University of California at Davis, Davis, CA 95616 USA.

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2019.2960485



Fig. 1. Classic SA latch.

including noise, offset, and speed, shows strong dependence on the input common-mode voltage, and thus, it limits the conversion resolution and degrades the system accuracy.

A comparator consists of a pre-amplifier followed by a latch. To save energy, dynamic comparators replace the conventional static pre-amplifiers by the dynamic integrator-based ones, which remove the static current. The strong-arm (SA) latch [8], [9], as shown in Fig. 1, is the first in this class and has been widely used over the years. The detailed operation and analysis are described in Section II-A. With the embedded dynamic pre-amplifier followed by a regenerative latch, the SA latch provides good energy efficiency and achieves fast comparison speed, thus suiting well for the energy-constraint applications. In a low-noise design, large integration capacitors  $C_X$  are required for good resolution. The complete discharge of  $C_X$  consumes the fixed energy  $(2 \cdot C_X \cdot V_{DD}^2)$  and limits the comparator energy efficiency [10], [11].

Emerging efforts have been made to improve the power efficiency of dynamic comparators. To prevent the full discharge of the integration capacitors, dynamically biased (DB) integration is proposed in [12]. By providing a degeneration capacitor,  $V_{\rm GS}$  of the input pair keeps decreasing, and eventually the input pair is cut off. It prevents fully discharging the load and boosts the  $g_m/I_D$  during the integration phase,



Fig. 2. Schematic of the proposed comparator with FIA.

thus resulting in a three-time energy efficiency improvement. A cascade-input comparator is proposed in [1]. It boosts integration gain by stacking the input pairs, and thus improves the energy efficiency by two times. Another way to improve the energy efficiency is explored in [13], where the bi-directional integration realizes current reuse. However, the extra circuit cost limits the efficiency improvement to 1.5 times compared with an SA latch. A gain-boosted comparator is proposed in [4], where its dynamic integrator includes a CMOS input pair followed by a pMOS common-gate stage. In addition to current reuse, it further improves energy efficiency by increasing the dynamic integrator gain. Yet, the efficiency is still limited by extra logic circuits. In addition to relatively limited efficiency boost, conventional dynamic comparators suffer from input common-mode voltage sensitivity. Since the tail transistor (Mb) works in the linear region, the integration current is heavily dependent on the input common-mode voltage, and thus, it results in variations in the comparator performance (e.g., offset, noise, and speed).

This article presents an energy-efficient dynamic comparator with a floating inverter amplifier (FIA)-based preamplifier, as shown in Fig. 2. The inverter-based input stage in the FIA naturally realizes current reuse. By powering the FIA with a floating reservoir capacitor, it provides an isolated power domain and makes the amplification independent of the input common-mode voltage. The FIA output common-mode voltage is kept constant, which elongates the integration time and increases the gain. In addition, the reservoir capacitor provides dynamic source degeneration that increases  $g_m/I_D$  and prevents the full discharge of the integration capacitors. Overall, the proposed comparator achieves over seven-time energy-efficiency improvement compared with the SA latch and provides input common-mode insensitivity.

This article is an extension of [14] and is organized as follows. Section II reviews the conventional SA latch and the dynamic bias technique. Section III presents the proposed

FIA-based pre-amplifier design. Section IV describes the prototype comparator design. Section V shows the measured results. Finally, Section VI concludes this article.

#### II. REVIEW OF PRIOR ARTS

#### A. SA Latch

The conventional SA latch is shown in Fig. 1. The operation can be divided into two phases, the integration phase and the latch regeneration phase, with the turn-on of the pMOS crosscoupled pair separating the two phases. During the integration phase, the comparator works as a dynamic integrator. The input signal is continuously integrated onto the integration capacitor  $C_X$ . M3/M4 is gradually turned on during the integration process. With the output nodes dropping below  $(V_{\rm DD} - V_{\rm THP})$ , where  $V_{\rm THP}$  is the threshold voltage of M5/M6, the comparator enters the latch phase. The positive feedback provides the exponentially growing gain and dominates the behavior of the comparator during this phase. Fig. 3(a) shows a simplified model for a low-noise comparator, with large capacitors  $C_X$  placed at the integration nodes. The  $C_X$  integration process plays the dominant role in setting the comparator noise and power [10], [12], [15], [16]. Analyses in [15]–[18] show that the integration time is approximated as

$$T_{\rm int} \approx \frac{C_X}{I_D} \cdot V_{\rm THN}$$
 (1)

where  $V_{\rm THN}$  is the threshold voltage of M3/M4. The integration gain  $A_{\rm int}$  depends on the input transistor  $g_m/I_D$  and the threshold voltage  $V_{\rm THN}$ 

$$A_{\rm int} \approx \frac{g_m}{C_X} \cdot T_{\rm int} \approx \frac{g_m}{I_D} \cdot V_{\rm THN}.$$
 (2)

Conventionally, the input transistors are biased in the strong-inversion region. The detailed analysis reveals that the input-referred comparator noise is dominated by the dynamic integrator, which is inversely proportional to  $g_m/I_D$  and the

3

loading capacitor  $C_X$  [15], [18], [19]

$$\sigma_{n,\text{int}}^2 \approx \frac{I_D}{g_m} \cdot \frac{4kT\gamma}{V_{\text{THN}}C_X}.$$
 (3)

To reduce the thermal noise, we need a high  $g_m/I_D$  as well as a large loading capacitor  $C_X$ . The noise and offset contributed from the latch is attenuated by the integrator gain  $A_{\rm int}$ 

$$\sigma_{n(\text{os}),\text{in}} \approx \sqrt{\sigma_{n(\text{os}),\text{int}}^2 + \frac{\sigma_{n(\text{os}),\text{latch}}^2}{A_{\text{int}}^2}}.$$
 (4)

As can be seen, to design a low-noise comparator, it is desirable to have a large integration gain  $A_{int}$ . Overall, this SA latch saves energy by the elimination of static current and achieves high speed thanks to the positive feedback in the latch phase. However, this conventional nMOS dynamic integrator-based pre-amplifier suffers from several limitations: 1) the integration phase stops when  $V_{X+}/V_{X-}$  nodes reach  $(V_{\rm DD} - V_{\rm THN})$ , which means that only this initial discharge of the loading capacitors contributes to the noise reduction; since  $C_X$  is usually large, it is a waste of energy to fully discharge the capacitors; 2) the integration gain is limited by the bounded output common-mode drop,  $V_{\text{THN}}$ , resulting in a low dynamic integrator gain less than 10; and 3) the tail transistor works in the linear region, resulting in the strong correlated  $I_D$  with input common-mode voltage, and thus, the comparator performance (e.g., noise, offset, and speed) depends strongly on the input common-mode voltage.

# B. DB Integration

The DB integration proposed in [12] increases the  $g_m/I_D$  of the input pair and prevents the full discharge of the integration capacitors  $C_X$ , thus improving the energy efficiency. A comparison between the conventional nMOS integration model and the DB integration model is presented in Fig. 3.

During the integration phase  $\Phi_{int}$  of an SA latch, the overdrive voltage  $(V_{\rm GS}-V_{\rm TH})$  of the input pair stays approximately constant, as shown in Fig. 3(c), which results in a constant  $g_m/I_D$  of 20 V<sup>-1</sup> in this design. However, in a DB integrator, thanks to the tail capacitor  $C_{\text{TAIL}}$ , the source voltage  $V_S$  is charged up, which results in the reduced overdrive voltage of the input pair. It brings two benefits to this preamplifier design. First, as the voltage  $V_S$  increases, the  $V_{\rm GS}$ of M1/M2 reduces until the source voltage reaches the cutoff point,  $V_S = V_I - V_{TH}$ , where  $V_{TH}$  is the threshold voltage of the transistors M1/M2. Then, the input pair turns off, and the dynamic integration stops, which prevents the full discharge of the loading capacitors, as can been seen from the common-mode voltage behavior of the integration nodes  $V_{X,CM}$ . Second, a reduced overdrive voltage results in an increased  $g_m/I_D$  during  $\Phi_{\rm int}$ . Fig. 3(c) shows that the average  $g_m/I_D$  of the DB integration is increased by 30% compared with the conventional nMOS integration. The higher  $g_m/I_D$  of the integrator directly reduces the inputreferred noise of the dynamic integration phase, which is inversely proportional to  $g_m/I_D$ , as shown in (3). It also brings higher integration gain, thus reducing the noise contribution



Fig. 3. (a) Conventional nMOS integration pre-amplifier model. (b) DB nMOS integration pre-amplifier model. (c) Simulated pre-amplifier behavior.

of the latch, as pointed out in (4). With the merits mentioned, the DB integration-based comparator in [12] achieves



Fig. 4. (a) Proposed CMOS DB integration model. (b) Simulated preamplifier behavior. (c) Comparison with the SA latch.

three-time energy efficiency improvement compared with the conventional dynamic comparator.

# III. PROPOSED FLOATING INVERTER PRE-AMPLIFIER A. CMOS DB Integration Pre-Amplifier

To improve the energy efficiency of the pre-amplifier further, the CMOS DB integration is proposed in this article. A differential-mode integration model, including a CMOS input pair powered by two tail capacitors, is shown in Fig. 4(a). During the integration phase, the bottom source node  $V_{S-}$  increases, while the upper one  $V_{S+}$  decreases. It results in the decreased overdrive voltage of both nMOS and pMOS



Fig. 5. Pre-amplifier behavior simulation with (a) process corner variation and (b) input common-mode voltage variation.

input pairs. Let  $G_m \equiv g_{m,n} + g_{m,p}$  represent the overall transconductance of the pre-amplifier, where  $g_{m,n}$  and  $g_{m,p}$  are the transconductance of the nMOS and pMOS input pairs, respectively. As shown in Fig. 4(c), at the beginning of the dynamic integration phase  $\Phi_{\rm int}$ , the  $G_m/I_D$  of the pre-amplifier is twice the one in the SA latch thanks to the current reuse. Throughout the integration, it boosts the average  $G_m/I_D$  of the pre-amplifier by over 2.5 times, leading to a large improvement in the power efficiency.

In addition, during the integration phase, only the differential charge is integrated on the loading capacitors, and the common-mode voltage stays constant, which is 0.6 V with a 1.2-V supply. It prevents the full discharge of  $C_X$  and removes the bounded common-mode drop limitation for the pre-amplifier gain.

However, a caveat in this simple CMOS integration solution is the input common-mode and process corner sensitivity due to the lack of output common-mode feedback (CMFB). To ensure the CMOS integration functionality, the currents flowing through the pMOS and nMOS input pairs should be equal. In the nominal corner, as shown in Fig. 4(b), the pMOS and nMOS transistors are well balanced, so that the current reuse is achieved and the integration performs well. However, in the extreme corner like SF, as shown in Fig. 5(a), where nMOS is in the slow corner while pMOS is in the fast corner, the pMOS input transistor dominates the dynamic integration. The outputs are pulled to the supply, resulting in the failure of the integration. Similarly, in the FS corner, the nMOS side dominates the amplifier operation and pulls the output to the ground. The failure mechanism is similar for the input common-mode voltage variations, as shown in Fig. 5(b). With the lower input common-mode voltage, the pMOS input pair



Fig. 6. (a) Proposed FIA powered by a floating reservoir capacitor. (b) Common-mode equivalent of FIA operation.

dominates the amplifier operation and vice versa. This draw-back makes the simple CMOS DB integration pre-amplifier approach infeasible.

#### B. Floating Inverter Pre-Amplifier With Reservoir Capacitor

To solve this problem and build a robust dynamic integrator against process corner and input common-mode variations, the FIA architecture is proposed, as shown in Fig. 6(a). By merging the two tail capacitors  $C_{\rm TAIL}$  into single floating reservoir capacitor  $C_{\rm RES}$ , it not only reduces the total capacitance size by 75% since  $C_{\rm RES} = C_{\rm TAIL}/2$  but also provides an isolated voltage domain for the pre-amplifier. A common-mode equivalent is shown in Fig. 6(b). Since the input and output currents from  $C_{\rm RES}$  must be equal ( $I_{\rm AMP+} = I_{\rm AMP-}$ ), the common-mode current flowing into the integration capacitor  $I_{\rm X,CM}$  is forced to be 0, thus achieving a constant output common-mode voltage without a dedicated CMFB circuit [20], [21].

A behavioral simulation result with different process corners is shown in Fig. 7(a). In the fast pMOS (SF) corner, with the reduced pMOS  $V_{\rm TH}$ , both the initial  $V_{S+}$  and  $V_{S-}$  reduce at the beginning of the amplification phase. This downshift of the isolated voltage domain results in a decreased  $V_{\rm GS}$  for pMOS and an increased  $V_{\rm GS}$  for nMOS, thus forcing the currents to be the same and maintaining the correct operation. In the fast nMOS (FS) corner, both  $V_{S+}$  and  $V_{S-}$  are increased initially to maintain the correct integration.

The same mechanism also ensures the input common-mode insensitivity. The transistor strengths are balanced with



Fig. 7. FIA behavioral simulation with (a) process corner variation and (b) input common-mode voltage variation.

600-mV input common-mode voltage. If the input common-mode is decreased to 400 mV, to ensure the input-output current for  $C_{\text{RES}}$  to be the same, the isolated voltage domain will be automatically downshifted by approximately 200 mV to balance the nMOS and pMOS overdrive voltages. Similarly, with the 800-mV input common-mode voltage, the isolated voltage domain will be shifted up by about 200 mV, and as a result, the overall FIA operation is unaffected.

# C. Pre-Amplifier Gain Analysis

In this design, with  $V_{\rm DD}=1.2~{\rm V}$  and  $V_{\rm TH}\approx0.55~{\rm V}$  in the typical corner, the input transistors M1-M4 are biased in the vicinity of the weak-inversion region when the comparison starts. With the decrease in  $V_{\rm GS}$  during the operation, the transistors are further pushed into the deep-subthreshold region. For simplicity of analysis, we assume that the input transistors always work in the weak-inversion region. The transconductance is expressed as [22], [23]

$$G_m(t) \approx 2 \cdot \frac{I_D(t)}{n \cdot U_T} = \frac{I_{\text{AMP}}(t)}{n \cdot U_T}$$
 (5)

where  $I_D(t) \approx (1/2) \cdot I_{\rm AMP}(t)$  is the instantaneous current of the transistor with a small differential input voltage, n is the weak-inversion slope factor, and  $U_T = kT/q$  is the thermal voltage. By ignoring the output impedance of the input transistors, the differential pre-amplifier output voltage can be approximated as

$$\Delta V_{X,\text{DM}}(t) = \frac{\int_0^t \Delta V_{I,\text{DM}} \cdot G_m(\tau) d\tau}{C_X}$$

$$\approx \frac{\Delta V_{I,\text{DM}} \int_0^t I_{\text{AMP}}(\tau) d\tau}{n \cdot U_T \cdot C_X}.$$
(6)

The tail current  $I_{AMP}(t)$  can be calculated as follows:

$$I_{\text{AMP}}(t) = \frac{I_{\text{AMP}}(0^{+})}{1 + \frac{I_{\text{AMP}}(0^{+})}{n \cdot U_{T} \cdot C_{\text{TAII}}} t}$$
(7)

where  $I_{AMP}(0^+)$  is the tail current at the instant  $(t = 0^+)$  when the comparator starts.

The source voltage  $V_{S+}/V_{S-}$  change  $\Delta V_S(t)$  can be shown as follows:

$$\Delta V_S(t) = \frac{\int_0^t I_{\text{AMP}}(\tau) d\tau}{2 \cdot C_{\text{RES}}}$$

$$= n \cdot U_T \cdot \ln \left( 1 + \frac{I_{\text{AMP}}(0^+)}{2 \cdot n \cdot U_T \cdot C_{\text{RES}}} t \right). \quad (8)$$

This derived logarithmic behavior matches with the simulation results in Fig. 4(b). The integration gain is calculated as

$$A_{V}(T_{\text{INT}}) = \frac{\Delta V_{X,\text{DM}}(T_{\text{INT}})}{\Delta V_{I,\text{DM}}}$$
$$= \frac{2 \cdot C_{\text{RES}} \cdot \Delta V_{S}(T_{\text{INT}})}{n \cdot C_{X} \cdot U_{T}}.$$
 (9)

In this design,  $C_{\rm RES}$  is chosen to be 2 pF and  $C_X$  is approximated as 250 fF including the parasitics. With 1-mV differential input  $V_I$ ,  $\Delta V_S(T_{\rm INT})$  is approximately 125 mV according to the simulation. The calculated  $A_V(T_{\rm INT})$  is approximately 60. Due to the finite output impedance of the input transistors M1-M4, the simulated gain is around 30, which is still significantly higher than that of the SA latch.

## D. Pre-Amplifier Noise Analysis

1) Conventional nMOS Integration Pre-Amplifier: The noise analysis for the conventional nMOS integration pre-amplifier is presented in this section. The following derivations are based on the weak inversion noise model. The general expression of the dynamic integrator's output noise can be described as a convolution of the power spectral density (PSD)  $S_i(t)$  of the noise source and the magnitude squared impulse response from the noise source to the output voltage  $(|h_n(t)|^2)$  [12], [15], [18]

$$\sigma_o^2(t) = \frac{1}{2} \int_0^t S_i(t - \tau) \cdot |h_n(\tau)|^2 d\tau \tag{10}$$

where  $S_i(t) = 4qI_D(t)$  is the input-referred single-sided white noise PSD contributing from M1 and M2 biased in the weak-inversion region [24]. Since  $I_D(t)$  depends on the overdrive voltage  $(V_{\rm GS}-V_{\rm TH})$ , which is relatively constant during the dynamic integration, as shown in Fig. 3(c),  $S_i(t)$  is assumed to be independent of time for simplicity. With the approximated impulse response  $h_n(t) = (1/C_X) \cdot u(t)$ , the mean square noise voltage at the pre-amplifier output can be derived as

$$\sigma_{o,\text{SA}}^2(t) = \frac{2nkT \cdot \Delta V_{X,\text{CM}}(t)}{C_X} \cdot \frac{g_m}{I_D}.$$
 (11)

Recalling the integration gain from (2), the input-referred noise of the conventional nMOS integration pre-amplifier at the end of the integration phase  $T_{\rm INT}$  can be expressed as

$$\sigma_{\text{in,SA}}^{2}(T_{\text{INT}}) = \frac{2nkT}{V_{\text{THN}} \cdot C_{X}} \cdot \frac{I_{D}}{g_{m}}.$$
 (12)

2) DB Integration Pre-Amplifier: Similarly, in the DB comparator [12], the input-referred noise  $\sigma_{o,DB}^2(t)$  is given as

$$\sigma_{o,DB}^{2}(t) = \frac{2q \cdot \Delta V_{X,CM}(t)}{C_{p}}.$$
 (13)

The differential-mode signal gain can be calculated as

$$A_V(T_{\rm INT}) = \frac{\Delta V_{X,\rm CM}(T_{\rm INT})}{n \cdot kT/q}.$$
 (14)

The input-referred noise of the DB comparator at the end of the preamplification phase  $T_{\rm INT}$  is derived as

$$\sigma_{\rm in,DB}^2(T_{\rm INT}) = \frac{2nkT}{C_p \cdot \Delta V_{X,\rm CM}(T_{\rm INT})} \cdot \frac{I_D}{g_m}.$$
 (15)

3) Proposed FIA: In the proposed FIA design,  $S_i(t) = 8qI_D(t)$  contributed from the differential CMOS input-pairs M1-M4. The mean-square noise voltage generated across the pre-amplifier output is derived as

$$\frac{\sigma_{o,\text{FIA}}^2(t) = \frac{4q \cdot C_{\text{RES}}}{C_X^2} \Delta V_S(t).}{(16)}$$

Given the voltage gain of the pre-amplifier in (9), the inputreferred noise at the end of the preamplification time  $T_{\rm INT}$  can be calculated as

$$\sigma_{in,\text{FIA}}^2(T_{\text{INT}}) = \frac{2nkT}{C_{\text{RES}} \cdot \Delta V_S(T_{\text{INT}})} \cdot \frac{I_D}{G_m}.$$
 (17)

As can be seen, the input-referred noise of the proposed FIA is inversely proportional to  $G_m/I_D$ . In addition, the larger  $C_{\rm RES}$  and  $\Delta V_S(T_{\rm INT})$  lead to a larger integration gain, which reduces the input-referred noise.

## E. Energy Efficiency Analysis

Due to the fundamental tradeoff between energy consumption and thermal noise, a figure of merit (FoM) to represent the energy efficiency of a comparator is defined as the product of the comparator energy consumption and the input-referred noise power

$$FoM = Energy \cdot (Noise Power). \tag{18}$$

The lower the FoM, the higher the efficiency the comparator achieves. In a low-noise comparator, the pre-amplifier dominates the power consumption as well as noise contribution, and thus, the comparator's energy efficiency can be approximated by that of the pre-amplifier.

With the energy consumption per SA latch comparison as  $(2 \cdot C_X \cdot V_{DD}^2)$  and input-referred noise derived in (12), the FoM of the pre-amplifier in the classic SA latch is expressed as

$$FoM_{SA} = \frac{4nkT \cdot V_{DD}^2}{V_{THN}} \cdot \frac{I_D}{g_m}.$$
 (19)

Similarly, the energy consumption per  $\overline{DB}$  pre-amplifier is  $(2 \cdot C_X \cdot \Delta V_{X,CM} \cdot V_{DD})$ , which results in an FoM as

$$FoM_{DB} = 4nkT \cdot V_{DD} \cdot \frac{I_D}{q_m}.$$
 (20)



Fig. 8. Common-mode operation model with parasitic capacitance.

The energy consumption of the FIA operation is  $(2 \cdot C_{RES} \cdot \Delta V_S \cdot V_{DD})$ , leading to the energy efficiency representation as

$$\underline{\text{FoM}}_{\text{FIA}} = 4nkT \cdot \underline{V}_{\text{DD}} \cdot \frac{\underline{I}_D}{G_m}. \tag{21}$$

The energy efficiency improvement can be calculated as

$$\frac{\text{FoM}_{\text{SA}}}{\text{FoM}_{\text{FIA}}} = \frac{V_{\text{DD}}}{V_{\text{THN}}} \cdot \frac{(G_m/I_D)_{\text{FIA}}}{(g_m/I_D)_{\text{SA}}}.$$
 (22)

Two major advantages of the proposed FIA are revealed in this equation when compared with the classic SA latch. The coefficient  $(V_{\rm DD}/V_{\rm THN})$  comes from the avoidance of unnecessary full discharge of the integration capacitors  $C_X$  in the proposed FIA operation. In addition, the energy efficiency is proportional to  $G_m/I_D$  of the pre-amplifier, which is 2.5 times larger in the FIA, as shown in Fig. 4(c). With  $V_{\rm DD}=1.2~{\rm V}$ and  $V_{\rm TH} \approx 0.55~{\rm V}$  in the typical corner, this theoretical analysis predicts a greater than five-time energy-efficiency improvement of the proposed FIA-based comparator over the conventional SA latch. Compared with the DB pre-amplifier [12], the proposed FIA doubles the energy-efficiency by realizing current reuse. In addition, given the higher integration gain provided in FIA, which attenuates the input-referred noise of the following latch, the proposed comparator can achieve an even larger overall energy efficiency improvement.

#### F. Parasitic Capacitance Impact

When  $C_{\rm RES}$  is a perfect capacitor without any parasitic, the FIA works in an isolated voltage domain, and thus ensures the zero output common-mode change. In reality, with the parasitic capacitances, the output common-mode voltage can slightly change. To better analyze the parasitic effect, a model is shown in Fig. 8. In the prototype design,  $C_{\rm RES}$  is implemented as a symmetric metal-on-metal (MoM) capacitor with equal parasitic capacitors on both plates.

The parasitic-induced common-mode rejection degradation can be derived through the current equation

$$I_{P+}(t) - I_{P-}(t) = I_{X,CM}(t).$$
 (23)

It leads to a change in the output common-mode voltage

$$\Delta V_{X,\text{CM}}(t) = -(\Delta V_{S+}(t) + \Delta V_{S-}(t)) \cdot \frac{C_P}{C_Y}.$$
 (24)



Fig. 9. Simulated pre-amplifier output common-mode voltage and gain as a function of the input common-mode voltage.

Since the  $\Delta V_{S+}/\Delta V_{S-}$  is proportional to the input common-mode voltage shift  $\Delta V_{I,CM}$ , the output common-mode voltage change can be approximated as

$$\Delta V_{X,\text{CM}} \approx -2 \cdot \Delta V_{I,\text{CM}} \cdot \frac{C_P}{C_Y}.$$
 (25)

With  $C_P \equiv 0$ , there is no output common-mode voltage change, as pointed out in Section III-B. In this design,  $C_{\rm RES}$  is implemented as a 2-pF MoM capacitor with the bottom layer of metal 2. The post-layout-extracted parasitics including routing is 1.5%. With  $C_X \approx 250$  fF including the integration-node parasitics, the  $\Delta V_{X,\rm CM}$  is expected to be around 1/4 of the input common-mode voltage change. Comparing with the simple CMOS DB integration pre-amplifier presented in Section III-A, where the common-mode gain is around 20, the proposed FIA still achieves over 30-dB common-mode rejection ratio improvement.

To verify the output common-mode behavior with the parasitic impact, a post-layout simulation is shown in Fig. 9. With the input common-mode voltage varying from 0.4 to 0.8 V, the output common-mode has a variation below 100 mV, and the variation in the settled FIA gain is within 15%, which only has a limited impact on the comparator performance, as will be shown in the measurements.

# IV. PROPOSED COMPARATOR DESIGN

As shown in Fig. 2, the proposed comparator consists of an FIA stage and a standard SA latch. During the reset phase (clk = 0), the reservoir capacitor  $C_{\rm RES}$  is pre-charged to  $V_{\rm DD}/G_{\rm ND}$ , and the pre-amplifier output  $V_{X+}/V_{X-}$  is reset to  $V_{\rm CM} = V_{\rm DD}/2$ . When the comparison starts, the FIA performs dynamic integration ( $\Phi_{\rm int} = 1$ ). Once the SA latch resolves, the FIA is disabled to prevent the further discharge of  $C_{\rm RES}$  to save energy ( $\Phi_{\rm int} = 0$ ).

The behavioral simulation is shown in Fig. 10. Unlike the SA latch, the integration nodes  $V_{X+}/V_{X-}$  are only partially discharged, which saves considerable energy. In addition, it also removes the bounded common-mode limitation and can provide a sufficiently large gain. With a pre-amplifier gain





Fig. 10. Operation of the proposed comparator with FIA.

TABLE I DEVICE SIZES

| Transistor       | Width [µm] | Length [µm] |  |  |  |
|------------------|------------|-------------|--|--|--|
| M <sub>1</sub>   | 44         | 0.18        |  |  |  |
| $M_2$            | 44         | 0.18        |  |  |  |
| $M_3$            | 22         | 0.18        |  |  |  |
| $M_4$            | 22         | 0.18        |  |  |  |
| Capacitor        | Size [pF]  |             |  |  |  |
| C <sub>X</sub> * | 0.25       |             |  |  |  |
| C <sub>RES</sub> | 2          |             |  |  |  |

<sup>\*</sup>C<sub>X</sub> includes the integration node parasitics

greater than 25, the noise contributed from the following latch is negligible.

Note that the  $V_{\rm CM}$  only needs to replenish the charge loss caused by the output common-mode shift on the integration nodes during the reset phase. As indicated in (25), with the nominal input common-mode voltage input, there is no net charge consumption from the  $V_{\rm CM}$ . Even with 200 mV in the input common-mode voltage shift, only 50-mV  $\Delta V_{X,\rm CM}$  is expected. In this case, the requirement of the  $V_{\rm CM}$  buffer is relaxed. In this prototype design,  $V_{\rm CM}$  is provided by an off-chip regulator for simple implementation.

There are several considerations in choosing the value of  $C_{RES}$ . The simulated CLK-Q delay in the comparator versus  $C_{RES}$  is shown in Fig. 11(a), and larger  $C_{RES}$  leads to faster preamplification, which increases the comparator speed. Although the theoretical energy efficiency (FoM) is independent of  $C_{RES}$ , as indicated by (21), in reality, they are still correlated, as shown in Fig. 11(b). If  $C_{RES}$  is too small, the preamplification gain is not large enough to suppress the latch stage noise, causing the degradation of comparator precision. While with larger  $C_{RES}$ , the dynamic bias effect is reduced, which diminishes the  $g_m/I_D$  boost. On the other hand, the larger  $C_{RES}$  will also bring area penalty. To better balance the tradeoffs among energy efficiency, comparison speed, and area consumption, a 2-pF  $C_{RES}$  is adopted in this design. Compared with an SA latch achieving the similar noise performance, the extra area overhead is around 30%. The device sizes in the prototype design are shown in Table I.



Fig. 11. Simulated (a) CLK-Q delay with 1-mV differential input and (b) energy efficiency of the proposed comparator versus  $C_{\rm RES}$  value.

As our target application is mostly concerned with power efficiency instead of speed, the current sources in the comparators are scaled to achieve a low  $I_D$  while providing maximum  $G_m/I_D$ , at the cost of longer integration and regeneration times. The simulated CLK-Q delay versus the input common-mode voltage variation is shown in Fig. 12. With a low-input common-mode, the current in the SA latch,  $I_D$ , reduces greatly, thus significantly increasing the delay in the SA latch. For instance, with the input common-mode voltage decreases from 0.6 to 0.4 V, the simulated CLK-Q delay in the SA latch is increased by ten times. By contrast, the proposed comparator has only a small increase of 15%, which again attests its insensitivity to the input common-mode variation.

# V. MEASUREMENT RESULTS

The prototype is fabricated in 180-nm CMOS, as shown in Fig. 13. To form a fair comparison, a stand-alone SA latch with two-time nMOS input pair size is also fabricated, which shares the same initial  $G_m$  as the FIA.



Fig. 12. Simulated CLK-Q delay versus input common-mode voltage.



Fig. 13. Die micrograph of the SA latch and the proposed comparator.



Fig. 14. Measured cumulative probability density distribution and fit to Gaussian distribution for proposed comparator and SA latch with 1.2-V supply and 0.6-V input common-mode voltage.

To measure the input-referred noise of both comparators, a dc input voltage  $V_I$  is applied. By firing the comparator with a large number of times (e.g.,  $10^5$ ), the output probability can be calculated. This process is repeated for small increments (5  $\mu$ V) in  $V_I$  to measure the accurate cumulative distribution functions (CDFs), as shown in Fig. 14. Fitting the measurement results to a Gaussian CDF, the comparator performance can be extracted. The measured rms input-referred noises are  $62 \,\mu$ V for the SA latch and  $46 \,\mu$ V for the proposed comparator with FIA.

Fig. 15 shows the measured comparator noise versus the input common-mode voltage. As for the SA latch, with higher



Fig. 15. Measured input-referred noise versus input common-mode voltage for the SA latch and proposed comparator.

input  $V_{\rm CM}$ , larger  $(V_{\rm GS}-V_{\rm TH})$  results in lower  $g_m/I_D$  for the nMOS input pair. Since the input-referred noise is inversely proportional to the  $g_m/I_D$ , as shown in (12), the noise is significantly larger with higher input common-mode voltage. By contrast, the input common-mode-insensitive operation of the FIA reduces the noise variation by four times. An input-referred offset measurement versus the input common-mode voltage is performed in Fig. 16, where the comparator inputs are supplied by two external DACs. By fine-tuning the DAC outputs until the comparator achieves 50% output probability, the aggregated system offset including the DACs and comparators is calibrated. In this measurement, all parts are calibrated at 0.6-V input common-mode voltage. The SA latch exhibits a 5.3-mV variation with ten parts measured, while the proposed work reduces the variation by greater than five times to 0.9 mV.

Fig. 17 shows the energy consumption versus input differential voltage, highlighting the reduction in overall energy consumption for various input common-mode voltages. The energy consumption per comparison for the proposed comparator is approximately 0.98 pJ per comparison, whereas it is 4.1 pJ per comparison for the SA latch with 1-mV differential input at  $V_{\rm CM}=0.6$  V. With the increase in the input common-mode voltage, the current  $I_D$  in the SA latch is raised, resulting in the increased energy consumption. Thanks to the input common-mode-insensitive operation, the proposed comparator consistently achieves greater than four-time energy reduction.

Table II summarizes the performance of the prototype design and compares it with the other state-of-the-art dynamic comparators. Noteworthy, to achieve the ten-time smaller noise performance than prior design in [11] and [12], the device sizes are much larger in the proposed work, resulting in larger area consumption. Compared with an SA latch that achieves similar noise performance, the proposed comparator has a 30% area overhead due to the  $C_{\rm RES}$ . All these comparators are operated under 1.2-V supply voltage, which forms fair comparisons of energy efficiency. The proposed comparator with FIA achieves greater than seven-time improvement over





Fig. 16. Measured ten-part input-referred offset versus input CM voltage for (a) SA latch and (b) proposed comparator.



Fig. 17. Measured energy consumption versus input voltage for the SA latch and proposed comparator.

the classic SA latch and greater than 2.5-time improvement over the second best [12]. To the best of our knowledge, it is the most energy-efficient comparator reported to date. In addition, it has a reduced sensitivity to input common-mode voltage and process corner variations.

TABLE II
PERFORMANCE SUMMARY AND COMPARISON WITH THE
STATE-OF-THE-ART DYNAMIC COMPARATORS

|                                    | This Work          |                | [12]            |                      | [11]            |
|------------------------------------|--------------------|----------------|-----------------|----------------------|-----------------|
| Featured<br>Architecture           | Proposed<br>FIA+SA | Standard<br>SA | Dynamic<br>Bias | Double-<br>Tail [10] | Double-<br>Tail |
| Process [nm]                       | 180                | 180            | 65              | 65                   | 90              |
| Supply [V]                         | 1.2                | 1.2            | 1.2             | 1.2                  | 1.2             |
| Noise [µV]                         | 46                 | 62             | 400             | 450                  | 1500            |
| Energy [pJ]                        | 0.98               | 4.1            | 0.034           | 0.088                | 0.113           |
| Area [µm²]                         | 9800               | 7700           | 125             | 90                   | 82.5            |
| FoM* [nJ·µV²]                      | 2.07               | 15.8           | 5.44            | 17.8                 | 254             |
| Insensitive to<br>Input CM voltage | Yes                | No             | No              | No                   | No              |

 $*FoM = Energy \cdot (NoisePower)$ 

#### VI. CONCLUSION

This article presents an energy-efficient dynamic comparator with a floating-inverter pre-amplifier. The proposed pre-amplifier realizes current reuse, boosts  $g_m/I_D$ , and prevents full discharge of the integration capacitors by the CMOS DB integration, thus significantly improving the energy efficiency. This pre-amplifier is powered by a floating reservoir capacitor, which provides an isolated voltage domain for the dynamic integration. With only differential input information sensed by the pre-amplifier, it achieves input common-mode and process corner robustness without a dedicated CMFB circuit. This article achieves the best energy efficiency, which represents more than 2.5-time improvement over the state of the art.

#### ACKNOWLEDGMENT

The authors would like to thank the TSMC University Shuttle Program for chip fabrication.

# REFERENCES

- S.-E. Hsieh and C.-C. Hsieh, "A 0.44-fJ/conversion-step 11-bit 600-kS/s SAR ADC with semi-resting DAC," *IEEE J. Solid-State Circuits*, vol. 53, no. 9, pp. 2595–2603, Sep. 2018.
- [2] H.-Y. Tai, Y.-S. Hu, H.-W. Chen, and H.-S. Chen, "A 0.85 fJ/conversion-step 10b 200 kS/s subranging SAR ADC in 40 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 196–197.
- [3] S.-E. Hsieh and C.-C. Hsieh, "A 0.4-V 13-bit 270-kS/s SAR-ISDM ADC with opamp-less time-domain integrator," *IEEE J. Solid-State Circuits*, vol. 54, no. 6, pp. 1648–1656, Jun. 2019.
- [4] X. Tang, L. Chen, J. Song, and N. Sun, "A 1.5 fJ/conv-step 10b 100 kS/s SAR ADC with gain-boosted dynamic comparator," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2017, pp. 229–232.
- [5] C.-C. Liu, S.-J. Chang, G.-Y. Huang, and Y.-Z. Lin, "A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 731–740, Apr. 2010.
- [6] A. Sanyal and N. Sun, "SAR ADC architecture with 98% reduction in switching energy over conventional scheme," *IET Electron. Lett.*, vol. 49, no. 4, pp. 248–250, Feb. 2013.
- [7] X. Tang, L. Chen, J. Song, and N. Sun, "A 10-b 750 μW 200 MS/s fully dynamic single-channel SAR ADC in 40 nm CMOS," in *Proc. IEEE 42nd Eur. Solid-State Circuits Conf. ESSCIRC Conf.*, Sep. 2016, pp. 413–416.
- [8] T. Kobayashi, K. Nogami, T. Shirotori, Y. Fujimoto, and O. Watanabe, "A current-mode latch sense amplifier and a static power saving input buffer for low-power architecture," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 1992, pp. 28–29.
- [9] J. Montanaro et al., "A 160-MHz, 32-b, 0.5-W CMOS RISC microprocessor," *IEEE J. Solid-State Circuits*, vol. 31, no. 11, pp. 1703–1714, Nov. 1996.

- [10] M. van Elzakker, E. van Tuijl, P. Geraedts, D. Schinkel, E. A. M. Klumperink, and B. Nauta, "A 10-bit charge-redistribution ADC consuming 1.9 μW at 1 MS/s," *IEEE J. Solid-State Circuits*, vol. 45, no. 5, pp. 1007–1015, May 2010.
- [11] D. Schinkel, E. Mensink, E. Klumperink, E. Van Tuijl, and B. Nauta, "A double-tail latch-type voltage sense amplifier with 18 ps setup+ hold time," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2007, pp. 314–605.
- [12] H. S. Bindra, C. E. Lokin, D. Schinkel, A.-J. Annema, and B. Nauta, "A 1.2-V dynamic bias latch-type comparator in 65-nm CMOS with 0.4-mV input noise," *IEEE J. Solid-State Circuits*, vol. 53, no. 7, pp. 1902–1912, Jul. 2018.
- [13] M. Liu, K. Pelzers, R. van Dommele, A. van Roermund, and P. Harpe, "A 106 nW 10 b 80 kS/s SAR ADC with duty-cycled reference generation in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 51, no. 10, pp. 2435–2445, Oct. 2016.
- [14] X. Tang, B. Kasap, L. Shen, X. Yang, W. Shi, and N. Sun, "An energy-efficient comparator with dynamic floating inverter pre-amplifier," in *Proc. IEEE Symp. VLSI Circuits (VLSI)*, Jun. 2019, pp. C140–C141.
- [15] P. Nuzzo, F. De Bernardinis, P. Terreni, and G. Van der Plas, "Noise analysis of regenerative comparators for reconfigurable ADC architectures," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 6, pp. 1441–1454, Jul. 2008.
- [16] L. Chen, A. Sanyal, J. Ma, X. Tang, and N. Sun, "Comparator common-mode variation effects analysis and its application in SAR ADCs," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2016, pp. 2014–2017.
- [17] B. Razavi, "The StrongARM latch [A circuit for all seasons]," IEEE Solid-State Circuits Mag., vol. 7, no. 2, pp. 12–17, Spring 2015.
- [18] T. Sepke, P. Holloway, C. G. Sodini, and H.-S. Lee, "Noise analysis for comparator-based circuits," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 56, no. 3, pp. 541–553, Mar. 2009.
- [19] B. Øksendal, Stochastic Differential Equations. Berlin, Germany: Springer-Verlag, 1998.
- [20] M. S. Akter, K. A. A. Makinwa, and K. Bult, "A capacitively degenerated 100-dB linear 20–150 MS/s dynamic amplifier," *IEEE J. Solid-State Circuits*, vol. 53, no. 4, pp. 1115–1126, Apr. 2018.
- [21] L. Shen et al., "A 0.01 mm<sup>2</sup> 25 µW 2MS/s 74 dB-SNDR continuoustime pipelined-SAR ADC with 120fF input capacitor," in *IEEE Int.* Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, Feb. 2019, pp. 64–66.
- [22] B. Razavi, Design of Analog CMOS Integrated Circuits. Boston, MA, USA: McGraw-Hill, 2001.
- [23] Y. Tsividis and C. McAndrew, Operation and Modeling of the MOS Transitor, vol. 2. Oxford, U.K.: Oxford Univ. Press, 1999.
- [24] G. Reimbold and P. Gentil, "White noise of MOS transistors operating in weak inversion," *IEEE Trans. Electron Devices*, vol. ED-29, no. 11, pp. 1722–1725, Nov. 1982.



**Xiyuan Tang** (S'17–M'19) received the B.Sc. degree (Hons.) from the School of Microelectronics, Shanghai Jiao Tong University, Shanghai, China, in 2012, and the M.S. and Ph.D. degrees in electrical engineering from The University of Texas at Austin, Austin, TX, USA, in 2014 and 2019, respectively.

He was a Design Engineer with Silicon Laboratories, Austin, from 2014 to 2017, where he was involved in the receiver design. He is currently a Post-Doctoral Researcher with The University of Texas at Austin. His research interests include dig-

itally assisted data converters, low-power mixed-signal circuits, and analog data processing.



Linxiao Shen (S'17) received the B.S. degree from Fudan University, Shanghai, China, in 2014. He is currently pursuing the Ph.D. degree in electrical and computer engineering from The University of Texas at Austin (UT Austin), Austin, TX, USA. His doctoral work involves the design of energy-efficient sensor readout circuits, mainly for biomedical applications

He was an intern with Silicon Laboratories Inc., Austin, in Summer 2018, where he worked on low-power RC oscillator design.

Dr. Shen was a recipient of the IEEE Solid-State Circuits Society Predoctoral Achievement Award in 2019, the Graduate Continuing Fellowship from UT Austin in 2019, the Samsung Fellowship in 2011, and the National Scholarship in 2012.



Begum Kasap (S'18) received the B.S. degree from the Swiss Federal Institute of Technology (EPFL), Lausanne, Switzerland, in 2016, and the M.S. degree from the Swiss Federal Institute of Technology (ETHZ), Zürich, Switzerland, in 2018. She is currently pursuing the Ph.D. degree with the University of California at Davis, Davis, CA, USA. Her master's thesis on low-noise, low-power comparator design at The University of Texas at Austin, Austin, TX, USA.

From 2015 to 2016, she was an Exchange Student with the University of Illinois at Urbana–Champaign, Urbana, IL, USA. In 2018, she was a Visiting Scholar with The University of Texas at Austin. From 2018 to 2019, she was a Scientific Assistant with ETHZ, where she was involved in analog circuit design for high-resolution, and low-power successive-approximation-register analog to digital converter. Her current research interest includes embedded systems in biomedical applications.



Xiangxing Yang (S'18) received the B.S. degree in electronics engineering from the University of Electronic Science and Technology of China (UESTC), Chengdu, China, in 2016. He is currently pursuing the Ph.D. degree with the Department of Electrical and Computer Engineering, The University of Texas at Austin, Austin, TX, USA.

His research interest includes analog and mixedsignal circuit design for edge computing.



Wei Shi (S'19) received the B.S. degree (Hons.) from the Department of Electrical Engineering, Zhejiang University, Zhejiang, China, in 2017. He is currently pursuing the Ph.D. degree with the Electrical and Computer Engineering Department, The University of Texas at Austin, Austin, TX, USA.

He held an intern position at Cirrus Logic Inc., Austin, TX, USA, in 2018. His current research interests include analog, mixed signal, and low-power VLSI system.

Dr. Shi received the National Scholarship from Zhejiang University.



Abhishek Mukherjee (S'17) received the bachelor's degree in electrical and electronics engineering from the Birla Institute of Technology and Science at Pilani (BITS Pilani), Pilani, India, in 2013. He is currently pursuing the Ph.D. degree with The University of Texas at Austin (UT Austin), Austin, TX, USA, under the supervision of Dr. N. Sun.

He interned at Texas Instruments, Bengaluru, India, for six months with the High Performance Analog (HPA) Group, where he explored the design of active RC resonators for bandpass continuous-

time delta-sigma analog to digital converters (ADCs). Subsequently, from 2013 to 2014, he was employed as a Full-Time Electrical Design Engineer at Cypress Semiconductor, India. In Summers of 2016 and 2017, he worked as an Analog Deign Intern at TSMC, Austin, TX, USA, where he worked on high-speed analog to digital converters. He joined UT Austin, in Fall 2014. His research focuses on the design of continuous time delta sigma ADCs.



**David Z. Pan** (S'97–M'00–SM'06–F'14) received the B.S. degree from Peking University, Beijing, China, in 1992, and the M.S. and Ph.D. degrees from the University of California at Los Angeles (UCLA), Los Angeles, CA, USA, in 1994 and 2000, respectively.

From 2000 to 2003, he was a Research Staff Member with the IBM Thomas J. Watson Research Center, Yorktown Heights, NY, USA. He is currently a Engineering Foundation Professor with the Department of Electrical and Computer Engineering, The

University of Texas at Austin, Austin, TX, USA. He has published over 350 journal articles and refereed conference papers. He is the holder of eight U.S. patents. He has graduated over 30 PhDs/postdoctorals who are now holding key academic and industry positions. His research interests include IC physical design, design for manufacturability, reliability, security, machine learning and acceleration, and design/CAD for emerging technologies.

Dr. Pan is a fellow of the Society of Photo-Optical Instrumentation Engineers (SPIE). He has received a number of awards for his research contributions, including the Semiconductor Research Corporation (SRC) 2013 Technical Excellence Award, the Design Automation Conference (DAC) Top 10 Author in Fifth Decade, the Asia and South Pacific DAC (ASPDAC) Frequently Cited Author Award, the 17 Best Paper Awards at premier venues are the DAC 2019, the Great Lakes Symposium on VLSI (GLSVLSI) 2018, the VLSI Integration 2018, the IEEE International Symposium on Hardware Oriented Security and Trust (HOST) 2017, the SPIE 2016, the International Symposium on Physical Design (ISPD) 2014, the International Conference on Computer-Aided Design (ICCAD) 2013, the ASPDAC 2012, the ISPD 2011, the IBM Research 2010 Pat Goldberg Memorial Best Paper Award, the ASPDAC 2010, the Design Automation and Test in Europe (DATE) 2009, the IEEE International Conference on IC Design and Technology (ICICDT) 2009, the SRC Techcon in 1998, 2007, 2012, and 2015, the Communications of the Association for Computing Machinery (ACM) Research Highlights in 2014, the ACM/Special Interest Group on Design Automation (SIGDA) Outstanding New Faculty Award in 2005, the NSF CAREER Award in 2007, the SRC Inventor Recognition Award for three times, the IBM Faculty Award for four times, the UCLA Engineering Distinguished Young Alumnus Award in 2009, the UT Austin RAISE Faculty Excellence Award in 2014, the Cadence Academic Collaboration Award in 2019, and many international CAD contest awards, among others. He is currently the ICCAD 2019 General Chair, the ASPDAC 2017 Program Chair, the DAC 2014 Tutorial Chair, and the ISPD 2008 General Chair. He served as a Senior Associate Editor for the ACM Transactions on Design Automation of Electronic Systems (TODAES), an Associate Editor for the IEEE TRANSACTIONS ON COMPUTER AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (TCAD), the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS (TVLSI), the IEEE TRANSACTIONS ON CIRCUITS AND SYS-TEMS PART—I (TCAS—I), the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS PART—II (TCAS—II), the IEEE DESIGN AND TEST, SCIENCE CHINA INFORMATION SCIENCES, the Journal of Computer Science and Technology, the IEEE CAS SOCIETY NEWSLETTER. He has served in the Executive and Program Committees of many major conferences.



Nan Sun (S'06–M'11–SM'16) received the B.S. degree (Hons.) from the Department of Electronic Engineering, Tsinghua University, Beijing, China, in 2006, and the Ph.D. degree from the School of Engineering and Applied Sciences, Harvard University, Cambridge, MA, USA, in 2010.

He is currently a Temple Foundation Endowed Associate Professor with the Department of Electrical and Computer Engineering, The University of Texas (UT) at Austin, Austin, TX, USA. His current research interests include analog, mixed-signal, and

RF integrated circuits, miniature spin resonance systems, magnetic sensors and image sensors, and micro- and nano-scale solid-state platforms (silicon ICs and beyond) to analyze biological systems for biotechnology and medicine.

Dr. Sun was a recipient of the NSF Career Award in 2013 and the Jack Kilby Research Award from UT Austin in 2015 and 2016. He was the AMD Endowed Development Chair from 2013 to 2017. He serves on the Technical Program Committee of the IEEE Custom Integrated Circuits Conference and the IEEE Asian Solid-State Circuit Conference. He is currently an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEM—I: REGULAR PAPERS and the Guest Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS. He is currently the Distinguished Lecturer of the IEEE Circuits and Systems Society.